# Digital IC Design

Lec 3: MOS/Wire RC for Transient Time

黄柏蒼 Po-Tsang (Bug) Huang bughuang@nycu.edu.tw

International College of Semiconductor Technology National Chiao Tung Yang Ming University



# **Delay Definitions**



### **CMOS Inverter: Dynamic**

Transient, or dynamic, response determines the maximum speed at which a device can be operated.



### **Transient Response**



### **Inverter Propagation Delay (Designer)**

To see how a designer can optimize the delay of a gate have to expand the R<sub>eq</sub> in the delay equation

$$t_{pHL} = 0.69 R_{eqn} C_L$$
  
= 0.69 (3/4 (C<sub>L</sub> V<sub>DD</sub>)/I<sub>DSATn</sub>)  
 $\approx 0.52 C_L / (W/L_n k'_n V_{DSATn})$ 

### **Impacts of NMOS/PMOS Ratio**



$$\beta = (W/L_p)/(W/L_n)$$

 $\beta$  of 2.4 (= 31 k $\Omega$ /13 k $\Omega$ ) gives symmetrical response

 $\beta$  of 1.6 to 1.9 gives optimal performance

### **Calibrating Delays**

- Step RC delay model is a good first-order approximation
- Accuracy can be improved by including:
  - ◆ Slope effects
  - ◆ Non-linear capacitive loading
  - ◆ Signal arrival times
  - Wire models

### **Sources of Capacitance**

- intrinsic MOS transistor capacitances
- extrinsic MOS transistor (fanout) capacitances
- wiring (interconnect) capacitance



### **MOS Capacitances**

### Gate capacitance

- ◆ Non-linear channel capacitance
- ◆ Linear overlap, fringing capacitances
- ◆ Miller effect on overlap capacitance

### Non-linear drain diffusion capacitance

- ◆ PN junction
- Wiring capacitances
  - ◆ Linear

### **Intrinsic MOS Capacitances**

- Structure capacitances
- Channel capacitances
- Diffusion capacitances from the depletion regions of the reverse-biased *pn*-junctions



### **Gate-Drain Capacitance: The Miller Effect**

- M1 and M2 are either in cut-off or in saturation.
- The floating gate-drain capacitor is replaced by a capacitance-to-ground (gate-bulk capacitor).
- Miller Effect: A capacitor experiencing identical but opposite voltage swings at both its terminals can be replaced by a capacitor to ground whose value is two times the original value.



## Fan-Out of a Cell (gate)

- Typically, the output of a logic gate is connected to the input(s) of one or more logic gates
- The fan-out is the number of gates that are connected to the output of the driving gate



- Fanout leads to increased capacitive load on the driving gate, and therefore longer propagation delay
  - ◆ The input capacitances of the driven gates sum, and must be charged through the equivalent resistance of the driver

### **Extrinsic (Fan-Out) Capacitance**

■ The extrinsic, or fan-out, capacitance is the total gate capacitance of the loading gates M3 and M4.

$$C_{fan-out} = C_{gate} (NMOS) + C_{gate} (PMOS)$$

$$= (C_{GSOn} + C_{GDOn} + W_n L_n C_{ox}) + (C_{GSOp} + C_{GDOp} + W_p L_p C_{ox})$$

- Simplification of the actual situation
  - igspaceAssumes all the components of  $C_{gate}$  are between  $V_{out}$  and GND (or  $V_{DD}$ )
  - Assumes the channel capacitances of the loading gates are constant

# **FO4 Inverter Delay**



### **Wiring Capacitance**

- The wiring capacitance depends upon the length and width of the connecting wires and is a function of the fan-out from the driving gate and the number of fan-out gates.
- Wiring capacitance is growing in importance with the scaling of technology.

### **Parallel Plate Wiring Capacitance**



### **Sources of Interwire Capacitance**

$$C_{\text{wire}} = C_{\text{pp}} + C_{\text{fringe}} + C_{\text{interwire}}$$

$$= (\epsilon_{\text{di}}/t_{\text{di}})\text{WL}$$

$$+ (2\pi\epsilon_{\text{di}})/\log(t_{\text{di}}/\text{H})$$

$$+ (\epsilon_{\text{di}}/t_{\text{di}})\text{HL}$$



### **Impact of Fringe Capacitance**



## **Impact of Interwire Capacitance**



### Wiring Insights

- For W/H < 1.5, the fringe component dominates the parallelplate component. Fringing capacitance can increase the overall capacitance by a factor of 10 or more.
- When W/H < 1.75 interwire capacitance starts to dominate
- Interwire capacitance is more pronounced for wires in the higher interconnect layers (further from the substrate)
- Rules of thumb
  - Never run wires in diffusion
  - Use poly only for short runs
  - ◆ Shorter wires lower R and C
  - ◆ Thinner wires lower C but higher R
- Wire delay nearly proportional to L<sup>2</sup>

### **CMOS Inverter: Dynamic**

Transient, or dynamic, response determines the maximum speed at which a device can be operated.



#### **Sources of Resistance**

- MOS structure resistance R<sub>on</sub>
- Source and drain resistance
- Contact (via) resistance
- Wiring resistance



### **MOS Transistor as a Switch**

#### Discharging a capacitor



Can solve:

$$i_D = i_D(v_{DS})$$
$$i_D = C \frac{dV_{DS}}{dt}$$

Prefer using equivalent resistances

### **Equivalent MOS Resistance**





#### Traversed path



$$R_{eq} = avg(R_{on}(t))\big|_{t=t_1}^{t_2} = \frac{1}{t_2 - t_1} \int_{t_1}^{t_2} R_{on}(t) \cdot dt = \frac{1}{t_2 - t_1} \int_{t_1}^{t_2} \frac{V_{DS}(t)}{I_D(t)} \cdot dt$$

$$R_{eq} \approx \frac{1}{2} \cdot \left( R_{on}(t_1) + R_{on}(t_2) \right)$$

### **Equivalent MOS Resistance**



$$R_{eq} = \frac{1}{2} \cdot \left( R_0 + R_{mid} \right)$$



$$R_{eq} = \frac{1}{2} \cdot \left( \frac{V_{DD}}{I_{DSAT} \cdot (1 + \lambda \cdot V_{DD})} + \frac{V_{DD}/2}{I_{DSAT} \cdot (1 + \lambda \cdot V_{DD}/2)} \right)$$

$$R_{eq} \approx \frac{3}{4} \cdot \frac{V_{DD}}{I_{DSAT}} \left( 1 - \frac{5}{6} \cdot \lambda \cdot V_{DD} \right)$$

### **Approximate MOS Resistance**

#### Solving the integral:

$$\begin{split} R_{eq} &= \frac{1}{-V_{DD}/2} \int\limits_{V_{DD}}^{V_{DD}/2} \frac{V}{I_{DSAT}(1+\lambda V)} dV \approx \frac{3}{4} \frac{V_{DD}}{I_{DSAT}} \bigg( 1 - \frac{7}{9} \lambda V_{DD} \bigg) \\ & \text{with } I_{DSAT} = k' \frac{W}{L} \bigg( (V_{DD} - V_T) V_{DSAT} - \frac{V_{DSAT}^2}{2} \bigg) \end{split}$$

#### Averaging resistances:

$$R_{eq} = \frac{1}{2} \left( \frac{V_{DD}}{I_{DSAT}(1 + \lambda V_{DD})} + \frac{V_{DD}/2}{I_{DSAT}(1 + \lambda V_{DD}/2)} \right) \approx \frac{3}{4} \frac{V_{DD}}{I_{DSAT}} \left( 1 - \frac{5}{6} \lambda V_{DD} \right)$$

Often just: 
$$R_{eq} \approx \frac{3}{4} \cdot \frac{V_{DD}}{I_{DSAT}}$$

#### **CMOS Performance**

Propagation delay: 
$$t_{pHL} = (\ln 2)R_{eqn}C_L$$
  $t_{pLH} = (\ln 2)R_{eqp}C_L$ 





Short channel

$$R_{eq} \neq f(V_{DD})$$

Long channel

$$R_{eq} \propto \frac{1}{V_{DD}}$$

for 
$$V_{DD} >> V_T$$

### **MOS Structure Resistance**

■ The simplest model assumes the transistor is a switch with an infinite "off" resistance and a finite "on" resistance R<sub>on</sub>

 $V_{GS} \ge V_{T}$   $S \longrightarrow R_{on} \longrightarrow D$ 

■ However  $R_{on}$  is nonlinear, so use instead the average value of the resistances,  $R_{eq}$ , at the end-points of the transition ( $V_{DD}$  and  $V_{DD}/2$ )

$$R_{eq} = \frac{1}{2} (R_{on}(t_1) + R_{on}(t_2))$$
  
 $R_{eq} = \frac{3}{4} V_{DD} / I_{DSAT} (1 - 5/6 \lambda V_{DD})$ 

#### **Source and Drain Resistance**



where  $L_{S,D}$  is the length of the source or drain diffusion R is the sheet resistance of the source or drain diffusion (20 to 100  $\Omega$ / )

- More pronounced with scaling since junctions are shallower
- With silicidation R is reduced to the range 1 to 4  $\Omega$ /

#### **Contact Resistance**

- Transitions between routing layers (contacts through via's) add extra resistance to a wire
  - ◆keep signals wires on a single layer whenever possible
  - ◆avoid excess contacts
  - ◆reduce contact resistance by making vias larger (beware of current crowding that puts a practical limit on the size of vias) or by using multiple minimum-size vias to make the contact
- Typical contact resistances, R<sub>C</sub>, (minimum-size)
  - lacktriangle5 to 20  $\Omega$  for metal or poly to n+, p+ diffusion and metal to poly
  - lacktriangle 1 to 5  $\Omega$  for metal to metal contacts
- More pronounced with scaling since contact openings are smaller

#### **Contacts Resistance**

- Use many contacts for lower R
  - Many small contacts for current crowding around periphery



### **Wire Resistance**



| Material      | ρ <b>(Ω-m)</b>         |
|---------------|------------------------|
| Silver (Ag)   | 1.6 x 10 <sup>-8</sup> |
| Copper (Cu)   | 1.7 x 10 <sup>-8</sup> |
| Gold (Au)     | 2.2 x 10 <sup>-8</sup> |
| Aluminum (Al) | 2.7 x 10 <sup>-8</sup> |
| Tungsten (W)  | 5.5 x 10 <sup>-8</sup> |



Sheet Resistance R

$$R_{1\square} = R_{2\square}$$

$$=$$

| Material                       | Sheet Res. ( $\Omega$ / ) |
|--------------------------------|---------------------------|
| n, p well diffusion            | 1000 to 1500              |
| n+, p+ diffusion               | 50 to 150                 |
| n+, p+ diffusion with silicide | 3 to 5                    |
| polysilicon                    | 150 to 200                |
| polysilicon with silicide      | 4 to 5                    |
| Aluminum                       | 0.05 to 0.1               |

### **Skin Effect**

At high frequency, currents tend to flow primarily on the surface of a conductor with the current density falling off exponentially with depth into the wire



■ The onset of skin effect is at f<sub>s</sub> - where the skin depth is equal to half the largest dimension of the wire.

$$f_s = 4 \rho / (\pi \mu (max(W,H))^2)$$

An issue for high frequency, wide (tall) wires (i.e., clocks!)

### Skin Effect for Different W's



A 30% increase in resistance is observe for 20 μm Al wires at 1 GHz (versus only a 1% increase for 1 μm wires)

# **The Wire**





schematic

physical

### **Wire Models**

- Interconnect parasitics (capacitance, resistance, and inductance)
  - reduce reliability
  - affect performance and power consumption



# **Parasitic Simplifications**

- Inductive effects can be ignored
  - ◆if the resistance of the wire is substantial enough (as is the case for long metal wires with small cross section)
  - ◆if the rise and fall times of the applied signals are slow enough
- When the wire is short, or the cross-section is large, or the interconnect material has low resistivity, a capacitance only model can be used
- When the separation between neighboring wires is large, or when the wires run together for only a short distance, interwire capacitance can be ignored and all the parasitic capacitance can be modeled as capacitance to ground

# **Wire Delay Models**

#### Ideal wire

- same voltage is present at every segment of the wire at every point in time - at equi-potential
- ◆ only holds for *very short* wires, i.e., interconnects between *very* nearest neighbor gates

#### Lumped C model

- when only a single parasitic component (C, R, or L) is dominant the different fractions are lumped into a single circuit element
  - ➤ When the resistive component is small and the switching frequency is low to medium, can consider only C; the wire itself does not introduce any delay; the only impact on performance comes from wire capacitance



good for short wires; pessimistic and inaccurate for long wires

# **Lumped/Distributed Delay Models**

- Lumped RC model
  - ◆ total wire resistance is lumped into a single R and total capacitance into a single C
  - ◆ good for short wires; pessimistic and inaccurate for long wires
- Distributed RC model
  - ◆ circuit parasitics are distributed along the length, L, of the wire
    - > c and r are the capacitance and resistance per unit length

Delay is determined using the Elmore delay equation

$$\tau_{Di} = \sum_{k=1}^{N} c_k r_{ik}$$

### **RC Tree Definitions**

- RC tree characteristics
  - A unique resistive path exists between the source node and any node of the network
    - ◆Single input (source) node, s
    - All capacitors are between a node and GND
    - ◆No resistive loops
    - Path resistance (sum of the resistances on the path from the input node to node i)

$$r_{ii} = \sum_{j=1}^{l} r_j \Rightarrow (r_j \in [path(s \rightarrow i)]$$

 Shared path resistance (resistance shared along the paths from the input node to nodes i and k)

$$r_{ik} = \sum_{j=1}^{n} r_j \Rightarrow (r_j \in [path(s \rightarrow i) \cap path(s \rightarrow k)])$$

A typical wire is a chain network with (simplified) Elmore delay of  $\tau_{DN} = \sum_{i=1}^{N} c_i r_{ii}$ 

## **Chain Network Elmore Delay**

$$\tau_{D1} = c_{1}r_{1} \qquad \tau_{D2} = c_{1}r_{1} + c_{2}(r_{1} + r_{2})$$

$$v_{in} \qquad \frac{r_{1}}{c_{1}} \qquad \frac{r_{2}}{c_{2}} \qquad \frac{r_{i-1}}{c_{i-1}} \qquad \frac{i-1}{c_{i}} \qquad \frac{r_{N}}{c_{i}} \qquad \frac{N}{c_{N}} \qquad V_{N}$$

$$\tau_{Di} = c_{1}r_{1} + c_{2}(r_{1} + r_{2}) + ... + c_{i}(r_{1} + r_{2} + ... + r_{i})$$

Elmore delay equation 
$$\tau_{DN} = \sum c_i r_{ii} = \sum^{N} c_i \sum^{i} r_{ji}$$

$$\tau_{Di} = c_1 r_{eq} + 2c_2 r_{eq} + 3c_3 r_{eq} + ... + ic_i r_{eq}$$

# **Distributed RC Model for Simple Wires**

- A length L RC wire can be modeled by N segments of length L/N
  - ◆The resistance and capacitance of each segment are given by r L/N and c L/N

 $\tau_{DN}$  = (L/N)<sup>2</sup>(cr+2cr+...+Ncr) = (crL<sup>2</sup>) (N(N+1))/(2N<sup>2</sup>) = CR((N+1)/(2N)) where R (= rL) and C (= cL) are the total lumped resistance and capacitance of the wire

For large N

$$\tau_{DN} = RC/2 = rcL^2/2$$

- Delay of a wire is a quadratic function of its length, L
- The delay is 1/2 of that predicted (by the lumped model)

# **Step Response Points**

| Voltage Range                 | Lumped RC | Distributed RC |
|-------------------------------|-----------|----------------|
| $0 \to 50\% \ (t_{\rm p})$    | 0.69 RC   | 0.38 RC        |
| $0\rightarrow 63\%\ (\tau)$   | RC        | 0.5 RC         |
| $10\% \to 90\% \ (t_{\rm r})$ | 2.2 RC    | 0.9 RC         |
| 0 → 90%                       | 2.3 RC    | 1.0 RC         |

Time to reach the 50% point is  $t = \ln(2)\tau = 0.69\tau$ 

Time to reach the 90% point is  $t = \ln(9) \tau = 2.2 \tau$ 

### **Nature of Interconnect**



# Wire Spacing



### **Inductance of Wires**

When the rise and fall times of the signal become comparable to the time of flight of the signal waveform across the line, then the inductance of the wire starts to dominate the delay behavior



- Must consider wire transmission line effects
  - ◆Signal propagates over the wire as a wave (rather than diffusing as in rc only models)
    - Signal propagates by alternately transferring energy from
      - capacitive to inductive modes

# **Delay of MOS + Wire**



- Total propagation delay consider driver and wire  $\tau_{\rm D} = {\rm R}_{\rm Driver} {\rm C}_{\rm w} + ({\rm R}_{\rm w} {\rm C}_{\rm w})/2 = {\rm R}_{\rm Driver} {\rm C}_{\rm w} + 0.5 {\rm r}_{\rm w} {\rm c}_{\rm w} {\rm L}^2$  and  $t_{\rm p} = 0.69 ~{\rm R}_{\rm Driver} {\rm C}_{\rm w} + 0.38 ~{\rm R}_{\rm w} {\rm C}_{\rm w}$  where  ${\rm R}_{\rm w} = {\rm r}_{\rm w} {\rm L}$  and  ${\rm C}_{\rm w} = {\rm c}_{\rm w} {\rm L}$
- The delay introduced by wire resistance becomes dominant when

$$(R_w C_w)/2 \ge R_{Driver} C_W$$
 (when  $L \ge 2R_{Driver}/R_w$ )

• For an  $R_{Driver}$  = 1 k $\Omega$  driving an 1  $\mu m$  wide Al1 wire,  $L_{crit}$  is 2.67 cm

### **Crosstalk**

- A capacitor does not like to change its voltage instantaneously.
- A wire has high capacitance to its neighbor.
  - ◆ When the neighbor switches from 1-> 0 or 0->1, the wire tends to switch too.
  - ◆ Called capacitive *coupling* or *crosstalk*.
- Crosstalk effects
  - Noise on nonswitching wires
  - ◆ Increased delay on switching wires

# **Crosstalk Delay**

- Assume layers above and below on average are quiet
  - ◆ Second terminal of capacitor can be ignored
  - lacktriangle Model as  $C_{gnd} = C_{top} + C_{bot}$
- Effective C<sub>adi</sub> depends on behavior of neighbors
  - ◆ Miller effect



| В                    | ΔV        | C <sub>eff(A)</sub>                   | MCF |
|----------------------|-----------|---------------------------------------|-----|
| Constant             | $V_{DD}$  | $C_{gnd} + C_{adj}$                   | 1   |
| Switching with A     | 0         | $C_gnd$                               | 0   |
| Switching opposite A | $2V_{DD}$ | C <sub>gnd</sub> + 2 C <sub>adj</sub> | 2   |

### **Crosstalk Noise**

- Crosstalk causes noise on nonswitching wires
- If victim is floating:
  - model as capacitive voltage divider





# **Coupling Waveforms**

■ Simulated coupling for  $C_{adj} = C_{victim}$ 



# **Noise Implications**

- So what if we have noise?
- If the noise is less than the noise margin, nothing happens
- Static CMOS logic will eventually settle to correct output even if disturbed by large noise spikes
  - ◆ But glitches cause extra delay
  - ◆ Also cause extra power from false transitions
- Dynamic logic never recovers from glitches
- Memories and other sensitive circuits also can produce the wrong answer

# **Wire Engineering**

- Goal: achieve delay, area, power goals with acceptable noise
- Degrees of freedom:
  - Width
  - **♦** Spacing
  - ◆ Layer
  - **♦** Shielding



### Repeaters

- R and C are proportional to I
- RC delay is proportional to *l*<sup>2</sup>
  - Unacceptably great for long wires
- Break long wires into N shorter segments
  - Drive each one with an inverter or buffer



